

RW\_DONE

 $\begin{aligned} & DATA\_READ: mem\_read = 1, mem\_addr= data\_addr\\ & done\_mux\_sel = DR \end{aligned}$ DATA\_WRITE: mem\_read = 1, mem\_add done\_mux\_sel = DW

Module Description:
We are planting to implement 2-way, 8-words set-associative caches
the area shall? The SM and module description are the ones for data
cache, while instruction cache will not need any components or design
metastracy (Eviction is never needed if WRITE is never performed).
Also note that in the following paragraph, ald data and metastrary are
assumed to be read/written from the proper sets (decided by addit7-51)
and proper way (decided by the output of IRIT register). For simplicity, we will not retireate on the value of set index and way
index.

State Transition Description:
hit = (addr[3]:8] == tag) && valid
men\_read and mem\_write are inputs.
dirty is simply the ouput of the dirty metaarray.

um; po sumpy une cuput or the dirty metaartay;

Simplified Ports List:

"Ports to CPU input ment\_weal, ment\_writer, ment\_welata, ment\_addr
output ment\_ment, ment\_relata, ment\_addr
output ment\_ment, ment\_relata
output ment\_ment, poment\_data
output momen\_meal, princen\_welata, princen\_addr

State Action:
HIT: if (mem\_read)
mem\_retad = data\_mr\_out,
update in, mem\_resp = 1
else if (mem\_write)
data\_mr\_in = mem\_wrdata
update LRU, raise response to cpu, set dirty array

RW\_EVICT: pmem\_write = 1, pmem\_wdata = data\_array[LRU\_out]

RW\_FETCH: pmem\_read = 1, data\_arr\_in = pmem\_rdata, updatetag and valid array

READ\_SEND: mem\_resp = 1, update LRU
if (mem\_read)
mem\_rdata = data\_arr\_out, clear dirty
else if(mem\_write)
data\_arr\_in = mem\_wdata, set dirty



L1 Cache

RW\_FETCH

